GIT: unionfs2-2.6.27.y: x86, Calgary: Limit the max PHB number to 256

Erez Zadok ezk at fsl.cs.sunysb.edu
Thu Aug 12 23:15:37 EDT 2010


commit 34883b011409464e6b0cf0b52a54e6b0503bd06f
Author: Darrick J. Wong <djwong at us.ibm.com>
Date:   Wed Jun 30 17:45:19 2010 -0700

    x86, Calgary: Limit the max PHB number to 256
    
    commit d596043d71ff0d7b3d0bead19b1d68c55f003093 upstream.
    
    The x3950 family can have as many as 256 PCI buses in a single system, so
    change the limits to the maximum.  Since there can only be 256 PCI buses in one
    domain, we no longer need the BUG_ON check.
    
    Signed-off-by: Darrick J. Wong <djwong at us.ibm.com>
    LKML-Reference: <20100701004519.GQ15515 at tux1.beaverton.ibm.com>
    Signed-off-by: H. Peter Anvin <hpa at zytor.com>
    Signed-off-by: Greg Kroah-Hartman <gregkh at suse.de>

diff --git a/arch/x86/kernel/pci-calgary_64.c b/arch/x86/kernel/pci-calgary_64.c
index 90bc1c3..d8a4dc6 100644
--- a/arch/x86/kernel/pci-calgary_64.c
+++ b/arch/x86/kernel/pci-calgary_64.c
@@ -109,7 +109,7 @@ int use_calgary __read_mostly = 0;
  * x3950 (PCIE): 8 chassis, 32 PHBs per chassis   = 256
  * x3950 (PCIX): 8 chassis, 16 PHBs per chassis   = 128
  */
-#define MAX_PHB_BUS_NUM		384
+#define MAX_PHB_BUS_NUM		256
 
 #define PHBS_PER_CALGARY	  4
 
@@ -1097,8 +1097,6 @@ static int __init calgary_init_one(struct pci_dev *dev)
 	struct iommu_table *tbl;
 	int ret;
 
-	BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
-
 	bbar = busno_to_bbar(dev->bus->number);
 	ret = calgary_setup_tar(dev, bbar);
 	if (ret)


More information about the unionfs-cvs mailing list